Explore projects
-
-
TD équation de Kaya, transition énergétique et développement durable
Updated -
-
Updated
-
A simple example design for Zynq-based boards. VHDL design of custom HW mapped in Programmable Logic, Linux - Busybox - Buildroot SW stack, user SW applications interacting with custom hardware, Linux drivers, SW and HW debugging.
Updated -
-
Updated
-
Example of Verilog/SystemVerilog + SystemC TB simulation using Verilator
Updated -
A hardware / software architecture protecting the external memories of an SoC
Updated -
Updated
-
Matlab implementation associated with the article "On the use and denoising of the temporal geometric mean for SAR time series", submitted to IEEE Geoscience and Remote sensing Letters by N.Gasnier, L.Denis and F.Tupin.
Updated -
Updated
-
Updated
-
16 nibbles (64 bits) parallel sboxes using Xilinx CFGLUT5 primitive
Updated -
Updated