Explore projects
-
-
Updated
-
Updated
-
Updated
-
Modèle pour la génération de supports de cours (poly+slides) au format html, pdf et même docx à partir d'une source unique (au format markdown/pandooc).
Updated -
RAMSES (Refinement of AADL Models for Synthesis of Embedded Systems) is a model transformation and code generation tool that produces C code for ARINC653-compliant operating systems and OSEK-compliant operating systems.
Updated -
mbe-tools / TTool
OtherTTool (pronounced "tea-tool") is a toolkit dedicated to the edition of UML and SysML diagrams, and to the simulation and formal verification (safety, security, performance) of those diagrams. See ttool.telecom-paris.fr and @TTool_UML_SysML
Updated -
This project provides utility libraries that can be used by several MBE tools such as RAMSES, TTool or RDALTE
Updated -
Renaud Pacalet / sab4z
CeCILL Free Software License Agreement v2.1A simple example design for Zynq-based boards. VHDL design of custom HW mapped in Programmable Logic, Linux - Busybox - Buildroot SW stack, user SW applications interacting with custom hardware, Linux drivers, SW and HW debugging.
Updated -
QoE testbed for sampling constrained applications like Skype
Updated -
Example of Verilog/SystemVerilog + SystemC TB simulation using Verilator
Updated -
Renaud Pacalet / sab4u
CeCILL Free Software License Agreement v2.1A simple example design for Zynq Ultrascale+ based boards.
Updated -
Updated
-
Renaud Pacalet / embb
CeCILL Free Software License Agreement v2.1Embb, a generic hardware and software architecture for digital signal processing
Updated -
-
Updated
-
Updated
-
Renaud Pacalet / mli
CeCILL Free Software License Agreement v2.1Yet another Makefile for LaTeX
Updated -
Updated
-